Back to Search Start Over

Room-temperature oxide field-effect transistor with buried channel.

Authors :
Misewich, J. A.
Misewich, J.A.
Schrott, A. G.
Schrott, A.G.
Source :
Applied Physics Letters; 6/12/2000, Vol. 76 Issue 24
Publication Year :
2000

Abstract

In this letter, we introduce an architecture for a room-temperature oxide channel field-effect transistor where the oxide channel material is buried below the gate oxide layer. This architecture has several significant advantages over the surface channel architecture [D. M. Newns, J. A. Misewich, C. C. Tseui, A. Gupta, B. A. Scott, and A. Schrott, Appl. Phys. Lett. 73, 780 (1998).] in coupling capacitance, channel mobility, and channel stability. Although the transconductance in the devices has been improved to 45 μS (at V[sub d]=1 V and V[sub g]=2 V for a channel length of 1 μm and width=150 μm), capacitance measurements show that the surface charge density is still below the optimal theoretical value. © 2000 American Institute of Physics. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00036951
Volume :
76
Issue :
24
Database :
Complementary Index
Journal :
Applied Physics Letters
Publication Type :
Academic Journal
Accession number :
4413749
Full Text :
https://doi.org/10.1063/1.126730