Back to Search Start Over

VLSI Implementation of an Edge-Oriented Image Scaling Processor.

Authors :
Chen, Pei-Yin
Lien, Chih-Yuan
Lu, Chi-Pin
Source :
IEEE Transactions on Very Large Scale Integration (VLSI) Systems; Sep2009, Vol. 17 Issue 9, p1275-1284, 10p, 3 Black and White Photographs, 10 Diagrams, 5 Charts, 2 Graphs
Publication Year :
2009

Abstract

Image scaling is a very important technique and has been widely used in many image processing applications. In this paper, we present an edge-oriented area-pixel scaling processor. To achieve the goal of low cost, the area-pixel scaling technique is implemented with a low-complexity VLSI architecture in our design. A simple edge catching technique is adopted to preserve the image edge features effectively so as to achieve better image quality. Compared with the previous low-complexity techniques, our method performs better in terms of both quantitative evaluation and visual quality. The seven-stage VLSI architecture of our image scaling processor contains 10.4-K gate counts and yields a processing rate of about 200 MHz by using TSMC 0.18-μm technology. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
10638210
Volume :
17
Issue :
9
Database :
Complementary Index
Journal :
IEEE Transactions on Very Large Scale Integration (VLSI) Systems
Publication Type :
Academic Journal
Accession number :
44104147
Full Text :
https://doi.org/10.1109/TVLSI.2008.2003003