Back to Search Start Over

DESIGN OF A TESTCHIP FOR LOW COST IC TESTING.

Authors :
Liakot Ali
Sidek, Roslina
Aris, Ishak
Mohd. Ali, Mohd. Alauddin
Source :
Intelligent Automation & Soft Computing; Mar2009, Vol. 15 Issue 1, p63-72, 10p, 1 Color Photograph, 4 Diagrams, 4 Charts
Publication Year :
2009

Abstract

With the continuous increase of the integration densities and complexities, the problem of testing integrated circuits has become much more acute and needs an economic solution with reliable performance. This paper presents the design of a TESTCHIP implementing a multiple polynomial, multiple seed based mixed-mode test technique. Fault simulation experiments on benchmark circuits show that the TESTCHIP is capable of detecting 100% of the faults using a much lower number of test vectors than in the approaches attempted by the other researchers. It also offers lower data storage requirements than that of conventional ATE. The TESTCHIP is capable of testing combinational circuits as well as sequential circuits with scan-path facilities. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
10798587
Volume :
15
Issue :
1
Database :
Complementary Index
Journal :
Intelligent Automation & Soft Computing
Publication Type :
Academic Journal
Accession number :
44028542
Full Text :
https://doi.org/10.1080/10798587.2009.10643016