Back to Search Start Over

Experimental Verification of Scan-Architecture-Based Evaluation Technique of SET and SEU Soft-Error Rates at Each Flip-Flop in Logic VLSI Systems.

Authors :
Yanagawa, Y.
Kobayashi, D.
Hirose, K.
Makino, T.
Saito, H.
Ikeda, H.
Onoda, S.
Hirao, T.
Ohshima, T.
Source :
IEEE Transactions on Nuclear Science; Aug2009 Part 2 of 3, Vol. 56 Issue 4, p1958-1963, 6p, 3 Diagrams, 3 Graphs
Publication Year :
2009

Abstract

Irradiation test results demonstrate the validity of a scan FF technology for separately evaluating SET and SEU soft error rates (SERs) in logic VLSI systems. The SET and SEU soft errors mean the upset caused by latching an SET pulse that originates in combinational logic cell blocks and the upset caused by a direct ion hit to the FF, respectively. A test chip is fabricated using a 0.2-μm fully-depleted silicon-on-insulator standard cell library and irradiated under an LET of 40 MeV-cm<superscript>2</superscript> /mg. The SET and SEU soft error rates are successfully measured by the scan FFs on the test chip. A theoretical SET SER estimation from measured SET-pulse widths is also experimentally validated. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00189499
Volume :
56
Issue :
4
Database :
Complementary Index
Journal :
IEEE Transactions on Nuclear Science
Publication Type :
Academic Journal
Accession number :
44004358
Full Text :
https://doi.org/10.1109/TNS.2009.2020166