Back to Search
Start Over
Performance Enhancement in Double-Gated Poly-Si Nanowire Transistors With Reduced Nanowire Channel Thickness.
- Source :
- IEEE Electron Device Letters; Jun2009, Vol. 30 Issue 6, p644-646, 3p, 4 Graphs
- Publication Year :
- 2009
-
Abstract
- A new method is proposed and successfully demonstrated for the fabrication of polycrystalline silicon (poly-Si) nanowire (NW) transistors with rectangular-shaped NW channels and two independent gates. The two independently controllable gates allow higher flexibility in device operation and provide a unique insight into the conduction mechanism of the NW device. Our results indicate that dramatic performance enhancement is feasible when the thickness of the NW channel is sufficiently thin, and the two conduction channels in the NW structure are operating simultaneously. [ABSTRACT FROM AUTHOR]
- Subjects :
- NANOWIRES
NANOSTRUCTURED materials
ELECTRIC wire
TRANSISTORS
SEMICONDUCTORS
Subjects
Details
- Language :
- English
- ISSN :
- 07413106
- Volume :
- 30
- Issue :
- 6
- Database :
- Complementary Index
- Journal :
- IEEE Electron Device Letters
- Publication Type :
- Academic Journal
- Accession number :
- 41139838
- Full Text :
- https://doi.org/10.1109/LED.2009.2018493