Back to Search Start Over

SYNCHRONOUS-TO-ASYNCHRONOUS CONVERSION OF CRYPTOGRAPHIC CIRCUITS.

Authors :
Cassia, Ricardo F.
Alves, Vladimir C.
Besnard, Federico G.-D.
França, Felipe M. G.
Source :
Journal of Circuits, Systems & Computers; Apr2009, Vol. 18 Issue 2, p271-282, 12p, 10 Diagrams, 5 Charts
Publication Year :
2009

Abstract

This paper introduces a novel method for the conversion of synchronous cryptographic circuits into equivalent asynchronous ones. The new method is based on ASERT (Asynchronous Scheduling by Edge Reversal Timing), a fully decentralized timing signaling and synchronization algorithm. From a synthesizable HDL code, an asynchronous timing network, made from standard cells libraries, is generated in order to replace the clock tree of the target circuit. ASERT works with matched delays, local clocks or any equivalent way of determining, statically or dynamically, the operating time of each functional unit. Synchronous to asynchronous conversion of three different cryptographic circuits, including the fully synthesized netlists of AES, Reed-Solomon decoder, and RSA cipher cores, are presented. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
02181266
Volume :
18
Issue :
2
Database :
Complementary Index
Journal :
Journal of Circuits, Systems & Computers
Publication Type :
Academic Journal
Accession number :
37700358
Full Text :
https://doi.org/10.1142/S0218126609005058