Back to Search Start Over

Compiler-in-the-Loop Design Space Exploration Framework for Energy Reduction in Horizontally Partitioned Cache Architectures.

Authors :
Shrivastava, Aviral
IIya Issenin
Dutt, Nikil
Park, Sanghyun
Yunheung Paek
Source :
IEEE Transactions on Computer-Aided Design of Integrated Circuits & Systems; Mar2009, Vol. 28 Issue 3, p461-465, 5p
Publication Year :
2009

Abstract

Horizontally partitioned caches (HPCs) are a power-efficient architectural feature in which the processor maintains two or more data caches at the same level of hierarchy. HPCs help reduce cache pollution and thereby improve performance. Consequently, most previous research has focused on exploiting HPCs to improve performance and achieve energy reduction only as a byproduct of performance improvement. However, with energy consumption becoming the first class design constraint, there is an increasing need for compilation techniques aimed at energy reduction itself. This paper proposes and explores several low-complexity algorithms aimed at reducing the energy consumption. Acknowledging that the compiler has a significant impact on the energy consumption of the HPCs, Compiler-in-the-Loop Design Space Exploration methodologies are also presented to carefully choose the HPC parameters that result in minimum energy consumption for the application. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
02780070
Volume :
28
Issue :
3
Database :
Complementary Index
Journal :
IEEE Transactions on Computer-Aided Design of Integrated Circuits & Systems
Publication Type :
Academic Journal
Accession number :
36947960
Full Text :
https://doi.org/10.1109/TCAD.2009.2013275