Back to Search Start Over

Scan-Architecture-Based Evaluation Technique of SET and SEU Soft-Error Rates at Each Flip-Flop in Logic VLSI Systems.

Authors :
Yanagawa, Yoshimitsu
Kobayashi, Daisuke
Ikeda, Hirokazu
Saito, Hirobumi
Hirose, Kazuyuki
Source :
IEEE Transactions on Nuclear Science; Aug2008 Part 1 of 2, Vol. 55 Issue 4, p1947-1952, 6p, 9 Diagrams, 1 Chart
Publication Year :
2008

Abstract

A scan flip-flop (FF) is designed to observe both single event transient (SET) and single event upset (SEU) soft errors in logic VLSI systems. The SET and SEU soft errors mean the upset caused by latching an SET pulse that originates in combinational logic blocks and the upset caused by a direct ion hit to the FF, respectively. An irradiation test method using the scan FF is proposed to obtain SET and SEU soft-error rates at each FF distributed in logic VLSI systems. A test chip is designed using a 0.2-µm fully-depleted silicon-on-insulator standard cell library. The basic concepts have been validated with Verilog timing simulations. The cell-level implementation costs of the proposed scan FF are estimated to be reasonable. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00189499
Volume :
55
Issue :
4
Database :
Complementary Index
Journal :
IEEE Transactions on Nuclear Science
Publication Type :
Academic Journal
Accession number :
34956830
Full Text :
https://doi.org/10.1109/TNS.2008.2000772