Back to Search
Start Over
Design Tradeoffs and Hardware Architecture for Real-Time Iterative MIMO Detection using Sphere Decoding and LDPC Coding.
- Source :
- IEEE Journal on Selected Areas in Communications; Aug2008, Vol. 26 Issue 6, p1003-1014, 12p, 8 Diagrams, 3 Charts, 9 Graphs
- Publication Year :
- 2008
-
Abstract
- We explore the performance and hardware complexity tradeoffs associated with performing iterative multiple-input multiple-output (MIMO) detection using a sphere decoder and a low-density parity-check (LDPC) decoder. Iterations are performed both within the LDPC decoder as well as via an outer iteration loop through which refined soft information is fed back from the LDPC decoder to a MIMO detector. A hardware architecture and associated implementation results on Xilinx Virtex-5 field programmable gate array for a 4x4 QPSK MIMO system are presented. The system offers a performance improvement of approximately 1 dB over systems without the outer iteration loop, and provides an information bit throughput that ranges from 60 to 300 megabits per second when a length 1944 rate 1/2 LDPC code is used. [ABSTRACT FROM AUTHOR]
Details
- Language :
- English
- ISSN :
- 07338716
- Volume :
- 26
- Issue :
- 6
- Database :
- Complementary Index
- Journal :
- IEEE Journal on Selected Areas in Communications
- Publication Type :
- Academic Journal
- Accession number :
- 34016504
- Full Text :
- https://doi.org/10.1109/JSAC.2008.080816