Back to Search Start Over

A Low-Cost Dual-Mode Deinter leaver Design.

Authors :
Yun-Nan Chang
Source :
IEEE Transactions on Consumer Electronics; May2008, Vol. 54 Issue 2, p326-332, 7p, 9 Diagrams, 8 Charts
Publication Year :
2008

Abstract

In this paper, an efficient design of dual mode deinterleaver for both IEEE 802.16 and digital video broadcasting (DVB) standards is presented. The paper first proposes a systematic data allocation method for the design of matrix transposer which can be used to realize the block deinterleaver adopted by IEEE 802.16 based on the multi- bank memory architecture. In addition, multiple input/output data can be grouped together in order to further reduce the memory access frequency such that the required number of banks and ports for the memory can be both reduced. Similarly, the multi-bank memory design approach can also be applied for the byte-level convolutional deinterleaver adopted in DVB system by realizing the multiple delay branches as the circular buffer. Finally, these two different deinterleaving standards can be further integrated . into a single design suitable for those dual-mode communication systems. Our implementation results show that the dual mode deinterleaver can run up to 150 Mhz, and consume about 38.5k gates. The same design methodology can also be applied for the design of interleavers. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00983063
Volume :
54
Issue :
2
Database :
Complementary Index
Journal :
IEEE Transactions on Consumer Electronics
Publication Type :
Academic Journal
Accession number :
33361767
Full Text :
https://doi.org/10.1109/TCE.2008.4560094