Back to Search Start Over

Efficient Single-Pattern Fault Simulation on Structurally Synthesized BDDs.

Authors :
Cin, Mario
Kaâniche, Mohamed
Pataricza, András
Raik, Jaan
Ubar, Raimund
Devadze, Sergei
Jutman, Artur
Source :
Dependable Computing - EDCC 2005; 2005, p332-344, 13p
Publication Year :
2005

Abstract

Current paper proposes an efficient alternative for traditional gate-level fault simulation. The authors explain how Structurally Synthesized Binary Decision Diagrams (SSBDD) can be used for representation, simulation and fault modeling of digital circuits. It is shown how the first phase of any fault simulation algorithm: the fault-free simulation can be accelerated using this model. Moreover, it is pointed out that simultaneous to simulation on SSBDDs, the set of potential fault locations can be significantly reduced. In addition, algorithms for deductive and concurrent fault simulation on SSBDD models are introduced in the paper. While full implementation of the new SSBDD based algorithms needs to be carried out, the paper presents experimental data revealing the advantages of the proposed data structure in the fault simulation process. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISBNs :
9783540257233
Database :
Complementary Index
Journal :
Dependable Computing - EDCC 2005
Publication Type :
Book
Accession number :
32891011
Full Text :
https://doi.org/10.1007/11408901_25