Back to Search Start Over

A Wide Power Supply Range, Wide Tuning Range, All Static CMOS All Digital PLL in 65 nm SOI.

Authors :
Tierno, José A.
Rylyakov, Alexander V.
Friedman, Daniel J.
Source :
IEEE Journal of Solid-State Circuits; Jan2008, Vol. 43 Issue 1, p42-51, 10p, 1 Black and White Photograph, 1 Diagram, 1 Chart, 1 Graph
Publication Year :
2008

Abstract

An all static CMOS ADPLL fabricated in 65 nm digital CMOS SOI technology has a fully programmable proportional-integral-differential (PID) loop filter and features a third order delta sigma modulator. The DCO is a three stage, static inverter based ring oscillator programmable in 768 frequency steps. The ADPLL lock range is 500 MHz to 8 GHz at 1.3 V and 25 °C, and 90 MHz to 1.2 GHz at 0.5 V and 100°C. The IC dissipates 8 mW/GHz at 1.2 V and 1.6 mW/GHz at 0.5 V. The synthesized 4 GHz clock has a period jitter of 0.7 ps rms, and long term jitter of 6 Ps rms. The phase noise under nominal operating conditions is -112 dBc/Hz measured at a 10 MHz offset from a 4 GHz center frequency. The total circuit area is 200 μm x 150 μm. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00189200
Volume :
43
Issue :
1
Database :
Complementary Index
Journal :
IEEE Journal of Solid-State Circuits
Publication Type :
Academic Journal
Accession number :
29433994
Full Text :
https://doi.org/10.1109/JSSC.2007.910966