Back to Search Start Over

Automatic Layer-Based Generation of System-On-Chip Bus Communication Models.

Authors :
Gerstlauer, Andreas
Shin, Dongwan
Junyu Peng
Dömer, Rainer
Gajski, Daniel D.
Source :
IEEE Transactions on Computer-Aided Design of Integrated Circuits & Systems; Sep2007, Vol. 26 Issue 9, p1676-1687, 12p, 5 Black and White Photographs, 7 Diagrams, 3 Charts
Publication Year :
2007

Abstract

With growing market pressures and rising system complexities, automated system-level communication design with efficient design space exploration capabilities is becoming increasingly important. At the same time, customized network-oriented communication architectures become necessary in enabling a high-performance communication among the system components. To this end, corresponding communication design flows that are supported by efficient design automation techniques need to be developed. In this paper, we present a system-level design environment for the generation of bus-based system-on-chip architectures. Our approach supports a two-stage design flow using automated model refinement toward custom heterogeneous communication networks. Starting from an abstract specification of the desired communication channels, our environment automatically generates tailored network models at various levels of abstraction. At its core, an automatic layer-based refinement approach is utilized. We have applied our approach to a set of industrial-strength examples with a wide range of target architectures. Our experimental results show significant productivity gains over a traditional communication design, allowing early and rapid design space exploration. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
02780070
Volume :
26
Issue :
9
Database :
Complementary Index
Journal :
IEEE Transactions on Computer-Aided Design of Integrated Circuits & Systems
Publication Type :
Academic Journal
Accession number :
26479652
Full Text :
https://doi.org/10.1109/TCAD.2007.895794