Back to Search
Start Over
Enhanced Symbolic Simulation for Functional Verification of Embedded Array Systems.
- Source :
- Design Automation for Embedded Systems; Jun2003, Vol. 8 Issue 2/3, p173-188, 16p
- Publication Year :
- 2003
-
Abstract
- Symbolic simulation is an effective approach for verifying individual array blocks. This paper presents two methods to enhance the capacity of symbolic simulation for handling large and complex embedded array systems. The first method combines an ATPG decision procedure with symbolic simulation. By developing a scheme that enables the ATPG to work effectively with a symbolic simulator, the run-time OBDD sizes can be limited. In the second method, we propose a dual-rail symbolic simulator where a given design is partitioned implicitly into control and datapath domains. Symbolic simulation is carried out simultaneously on both domains. We demonstrate and compare the effectiveness of both methods based on verification of the Memory Management Unit (MMU) in Motorola high-performance microprocessors. [ABSTRACT FROM AUTHOR]
Details
- Language :
- English
- ISSN :
- 09295585
- Volume :
- 8
- Issue :
- 2/3
- Database :
- Complementary Index
- Journal :
- Design Automation for Embedded Systems
- Publication Type :
- Academic Journal
- Accession number :
- 22990445