Back to Search Start Over

PVT-Aware Leakage Reduction for On-Die Caches With Improved Read Stability.

Authors :
Chris Hyung-il Kim
Jae-Joon Kim
Ik-Joon Chang
Kaushik Roy
Source :
IEEE Journal of Solid-State Circuits; Jan2006, Vol. 41 Issue 1, p170-178, 9p, 1 Black and White Photograph, 5 Diagrams, 11 Graphs
Publication Year :
2006

Abstract

Effectiveness of previous SRAM leakage reduction techniques vary significantly as the leakage variation gets worse with process and temperature fluctuation. This paper proposes a simple circuit technique that adaptively trades off overhead energy for maximum leakage savings under severe leakage variations. The proposed run-time leakage reduction technique for on-die SRAM caches considers architectural access behavior to determine how often the SRAM blocks should enter a sleep mode. A self-decay circuit generates a periodic sleep pulse with an adaptive pulse period, which puts the SRAM array into a sleep mode more frequently at high leakage conditions (fast process, high temperature) and vice versa. An 0.18-μm 1.8-V 16-kbyte SRAM testchip shows 94.2% reduction in SRAM cell leakage at a performance penalty less than 2%. Measurement results also indicate that our proposed memory cell improves SRAM static noise margin by 25%. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00189200
Volume :
41
Issue :
1
Database :
Complementary Index
Journal :
IEEE Journal of Solid-State Circuits
Publication Type :
Academic Journal
Accession number :
19531255
Full Text :
https://doi.org/10.1109/JSSC.2005.859315