Back to Search Start Over

ASIC Design and Implementation of 32 Bit Arithmetic and Logic Unit.

Authors :
K. V., Kannan Nithin
Balaji, V. R.
V., Mani
Priya, V.
Sivaraju, S. S.
Duraivel, A. N.
Source :
EAI Endorsed Transactions on the Energy Web; 2024, Vol. 11 Issue 1, p1-7, 7p
Publication Year :
2024

Abstract

Low power techniques are becoming more important as portable digital applications expand quickly and demand high speed and low power consumption. The ALU is the most crucial and essential component of a central processing unit, as well as numerous embedded systems and microprocessors. Designing a 32-bit ALU that combines an arithmetic unit and a logical unit is the task at hand. The logic unit performs logic operations AND, OR, XOR, and XNOR with the aid of the recommended CMOS technology, while the arithmetic unit does the arithmetic operations addition, subtraction, increment, and buffering operations. The arithmetic unit is constructed using the 4x1 MUX, 2x1 MUX, and full adder, and the 4x1 MUX, required logic gates, and 4x1 MUX are employed to create the logical unit. Using Cadence Virtuoso Gpdk 180nm Technology, the results of the simulation of the 32-bit ALU, the ideal delay, and the Power were calculated. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
2032944X
Volume :
11
Issue :
1
Database :
Complementary Index
Journal :
EAI Endorsed Transactions on the Energy Web
Publication Type :
Academic Journal
Accession number :
182173250
Full Text :
https://doi.org/10.4108/ew.6035