Back to Search Start Over

Dynamic Segmented Bus for Energy-Efficient Last-Level Cache in Advanced Interconnect-Dominant Nodes.

Authors :
Mayahinia, Mahta
Marinelli, Tommaso
Pei, Zhenlin
Liu, Hsiao-Hsuan
Pan, Chenyun
Tokei, Zsolt
Catthoor, Francky
Tahoori, Mehdi B.
Source :
IEEE Embedded Systems Letters; Dec2024, Vol. 16 Issue 4, p321-324, 4p
Publication Year :
2024

Abstract

To deal with stagnated performance and energy improved by successive technology scaling, system-technology co-optimization (STCO) comes as a rescue which involves the co-optimization of the important system parameters from the high-level application all the way down to the low-level technology. This article addresses the interconnect dominance issue in advanced nodes as a bottleneck in energy-efficient static RAM (SRAM)-based last-level cache (LLC) and aims to mitigate it through an STCO mechanism. Our main approach in this work is the utilization of a workload-aware controlled dynamic segmented bus (DSB) as the intramacro (interbanks) interconnect. Based on our results, our approach can improve the energy efficiency of the SRAM-based LLC by an average of 35%. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
19430663
Volume :
16
Issue :
4
Database :
Complementary Index
Journal :
IEEE Embedded Systems Letters
Publication Type :
Academic Journal
Accession number :
181484147
Full Text :
https://doi.org/10.1109/LES.2024.3444711