Back to Search Start Over

Middleton Class A Noise Median Estimator: FPGA and Software Implementation.

Authors :
Rabioglio, Lucas A.
Cebedio, M. C.
Arnone, L.
De Micco, L.
Moreira, J. Castineira
Source :
IEEE Embedded Systems Letters; Sep2024, Vol. 16 Issue 3, p275-278, 4p
Publication Year :
2024

Abstract

This letter focuses on the field-programmable gate array (FPGA) implementation of a Class A Middleton noise estimator, aiming to enhance its efficiency and performance. The inherent algorithm of the estimator undergoes strategic enhancements, leveraging median approximations. This endeavor leads to the development of a more streamlined and expeditious architecture. The research not only introduces the refined architecture but also conducts a comparative analysis of its attributes. The outcomes of this investigation show the benefits of algorithmic optimization, as the execution times achieved in hardware significantly surpass those attainable through software-based implementation. This underscores the practicality of the algorithmic refinement and also the notable advantages of the FPGA-based execution in terms of computational speed. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
19430663
Volume :
16
Issue :
3
Database :
Complementary Index
Journal :
IEEE Embedded Systems Letters
Publication Type :
Academic Journal
Accession number :
179296484
Full Text :
https://doi.org/10.1109/LES.2024.3354179