Back to Search Start Over

P‐249: Late‐News Poster: A Low Power Digital Logic Structure for High Resolution and High Frame Rate OLEDoS Micro Displays.

Authors :
Jeong, Seoyeong
Jang, Junhyuk
Lee, Kichang
Lim, Jaemyung
Source :
SID Symposium Digest of Technical Papers; Jun2024, Vol. 55 Issue 1, p1705-1708, 4p
Publication Year :
2024

Abstract

This paper proposes a digital logic circuit in the source driver for OLEDoS micro display which uses a novel data signal tree structure with clock gating logic to reduce power consumption. The proposed structure for 4096×4096 (4K) 144 Hz micro displays was verified using a CMOS 110 nm process. The power consumption was reduced by 69.6 % compared to the conventional data signal tree structure, enabling a low‐power design. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
0097966X
Volume :
55
Issue :
1
Database :
Complementary Index
Journal :
SID Symposium Digest of Technical Papers
Publication Type :
Academic Journal
Accession number :
178715712
Full Text :
https://doi.org/10.1002/sdtp.17898