Back to Search Start Over

Control Simulation for an ESnet-JLab FPGA Accelerated Transport Load Balancer.

Authors :
Howard, Derek
Goodrich, Michael
Timmer, Carl
Kumar, Yatish
Heyes, Graham
Lawrence, David
Sheldon, Stacey
Gyurjyan, Vardan
Source :
EPJ Web of Conferences; 5/6/2024, Vol. 295, p1-8, 8p
Publication Year :
2024

Abstract

The Thomas Jefferson National Accelerator Facility collaborates with Lawrence Berkeley National Lab to implement a dynamic UDP load balancer (LB) for high-throughput scientific data processing. This study employs a simulation to compare the efficacy of Proportional, Integrative, Derivative (PID) controllers and Q-Learning based controllers for configuring the load balancer. Two cluster configurations, homogeneous and heterogeneous, were examined. The simulation results indicate that PID control is superior in both configurations. In homogeneous clusters, PID achieved a 50% reduction in aggregate queue levels and maintained an even distribution across computational nodes (CNs). In contrast, Q-Learning was less effective in heterogeneous environments, exacerbating queue levels compared to the no-control case and failing to achieve balance across the cluster. Our findings suggest that PID control should be used for the ESnet-JLab FPGA Accelerated Transport (EJFAT) system. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
21016275
Volume :
295
Database :
Complementary Index
Journal :
EPJ Web of Conferences
Publication Type :
Conference
Accession number :
177902543
Full Text :
https://doi.org/10.1051/epjconf/202429510002