Back to Search Start Over

Fundamental Digital Module Realization Using RTL Design for Quantum Mechanics.

Authors :
Rasanjani, Chandrakumar
Madugalla, Anuradha K.
Perera, Manthila
Source :
Journal of VLSI Circuits & Systems (JVCS); 2023, Vol. 5 Issue 2, p1-7, 7p
Publication Year :
2023

Abstract

Calculation of square root will be an essential mathematical operation that will have broad applications. In Hardware, the square root will be designed in order to gain power which will be quite low. Similarly, there are also other advantages that comes with gaining of low power that is high speed and also low area. A trade-off will also occur with the three metrics which is quite natural. As we know that the present technology is very advanced so it will aim for low power and architectural modification will be required by the relative designs. This sheet represents an energy efficient square rooter by using reversible logic. (RCSM) Reversible Controlled Subtract Multiplexer will be designing and it also plays an important part in implementing the binary square rooter. Saimur Rahman Gate will also be implementing the binary square rooter in order to improve and develop it. The Improvements such as cost of the quanta, inputs given by constants and also garbage outputs. The approaches such as conventional approach and SRG are used for designing the binary square rooter and it will be completed using non-restoring algorithm. Xilinx Software will be responsible for carrying out simulations and Synopsys Design Compiler will be the factor for obtaining power. The gate count which has been 75 will be decreased to 35. There will be an improvement of 20% in terms of power which will be obtained in this paper. [ABSTRACT FROM AUTHOR]

Subjects

Subjects :
QUANTUM mechanics
SQUARE root

Details

Language :
English
ISSN :
25821458
Volume :
5
Issue :
2
Database :
Complementary Index
Journal :
Journal of VLSI Circuits & Systems (JVCS)
Publication Type :
Academic Journal
Accession number :
174540800
Full Text :
https://doi.org/10.31838/jvcs/05.02.01