Back to Search Start Over

SEU Hardened D Flip-Flop Design with Low Area Overhead.

Authors :
Yin, Chenyu
Zhou, Yulun
Liu, Hongxia
Xiang, Qi
Source :
Micromachines; Oct2023, Vol. 14 Issue 10, p1836, 12p
Publication Year :
2023

Abstract

D flip-flop (DFF) is the basic unit of sequential logic in digital circuits. However, because of an internal cross-coupled inverter pair, it can easily appear as a single event upset (SEU) when hit by high-energy particles, resulting in the error in the value stored in the flip-flop. On this basis, a new structure D flip-flop is proposed in this paper. This flip-flop uses an asymmetric scheme in which the master–slave latch adopts different hardening structures. By sacrificing circuit speed in exchange for stronger SEU fortification capability, the SEU threshold of this structure is improved by 10 times compared to traditional D flip-flops. It has also been compared with Dual Interlocked Storage Elements (DICEs), and it saves the area cost of six transistors compared to the DICE structure. Under the same operating conditions, the average power consumption and peak power consumption are, respectively, 9.8% and 18.8% lower than those of the DICE circuit, making it suitable for soft radiation environments where high circuit speed is not a critical requirement. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
2072666X
Volume :
14
Issue :
10
Database :
Complementary Index
Journal :
Micromachines
Publication Type :
Academic Journal
Accession number :
173320227
Full Text :
https://doi.org/10.3390/mi14101836