Back to Search Start Over

A clock embedded intra-panel interface with 1.96% data overhead for beyond 8K displays.

Authors :
Yong-Yun Park
Won-Ho Jang
Kyong-Ho Kim
Kyungho Ryu
Jung-Pil Lim
Yongil Kwon
Hyun-Wook Lim
Jae-Youl Lee
Source :
Journal of the Society for Information Display; May2023, Vol. 31 Issue 5, p241-252, 12p
Publication Year :
2023

Abstract

This paper proposes a 6Gb/s receiver for 8K displays and beyond. In the proposed receiver, a novel channel coding with 1.96% overhead is presented to guarantee minimum run-length in the clock embedded interface. It can also reduce bandwidth for effective data transmission compared to 9b/10b coding that requires 11.11% overhead. Furthermore, we present an on-chip eye margin tester that can measure the internal timing margin of receiver with only 1% area overhead. The prototype ICs are implemented using 0.18-µm HVCMOS process and evaluated in an 8K 65-in. panel. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
10710922
Volume :
31
Issue :
5
Database :
Complementary Index
Journal :
Journal of the Society for Information Display
Publication Type :
Academic Journal
Accession number :
164595078
Full Text :
https://doi.org/10.1002/jsid.1225