Back to Search
Start Over
Codesign for Generation of Large Random Sequences on Zynq FPGA.
- Source :
- IEEE Embedded Systems Letters; Jun2023, Vol. 15 Issue 2, p77-80, 4p
- Publication Year :
- 2023
-
Abstract
- This work presents two codesign implementations of a true random number generation mechanism. Physical components provided by the programmable logic of FPGA are used for true random seed generation. The seed conditioning and generation of the large sequences were implemented using the block cipher Advanced Encryption Standard (AES) implemented on the Cortex-A9 processor (embedded in the Zynq FPGA) or specific AESNI instructions in modern processors. Our implementations use less than 10% of the available resources on the target FPGAs and pass all the National Institute of Standards and Technology (NIST) tests for random generators. [ABSTRACT FROM AUTHOR]
Details
- Language :
- English
- ISSN :
- 19430663
- Volume :
- 15
- Issue :
- 2
- Database :
- Complementary Index
- Journal :
- IEEE Embedded Systems Letters
- Publication Type :
- Academic Journal
- Accession number :
- 164047864
- Full Text :
- https://doi.org/10.1109/LES.2022.3184653