Back to Search Start Over

A 1.45-pJ/b 16-Gb/s Edge-Based Sub-Baud-Rate Digital CDR Circuit.

Authors :
Huang, Wen-Chi
Liu, Shen-Iuan
Source :
IEEE Transactions on Circuits & Systems. Part II: Express Briefs; Dec2022, Vol. 69 Issue 12, p4709-4713, 5p
Publication Year :
2022

Abstract

A 16-Gb/s edge-based sub-baud-rate digital clock and data recovery (CDR) circuit is presented. By using the proposed edge-based sub-baud-rate technique and a passive high-pass filter, the complementary clocks are used to save the power. To improve the jitter tolerance, the intrinsic delay of the high-pass filter is compensated by using compensation delay cells. The proposed sub-baud-rate CDR circuit is fabricated in 40-nm CMOS technology. Its active area is 0.0376mm2 and the power is 23.2mW for a supply of 1.2V at the data rate of 16 Gb/s. The calculated energy efficiency of this CDR circuit is 1.45 pJ/b. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
15497747
Volume :
69
Issue :
12
Database :
Complementary Index
Journal :
IEEE Transactions on Circuits & Systems. Part II: Express Briefs
Publication Type :
Academic Journal
Accession number :
160688932
Full Text :
https://doi.org/10.1109/TCSII.2022.3200979