Back to Search Start Over

A 12-Bit Current-Steering DAC With Unary- Splitting -Binary Segmented Architecture and Improved Decoding Circuit Topology.

Authors :
Tong, Xingyuan
Liu, Dong
Wang, Ronghua
Source :
IEEE Transactions on Very Large Scale Integration (VLSI) Systems; Oct2022, Vol. 30 Issue 10, p1391-1400, 10p
Publication Year :
2022

Abstract

This article presents a “three unary bits +five splitting bits + four binary bits” segmented 500-MS/s current-steering digital-to-analog converter (DAC). The proposed splitting decoding method is between the unary decoding and binary decoding, in terms of number of switched elements. It can optimize the differential nonlinearity and output glitches of DAC, with a more simplified circuit scale than unary decoding method. Due to the data-transmission topology, both the proposed thermometer and splitting decoders feature lower transistor count and occupy less area than other competitors. Their low latency accommodates to fast synchronization control of current source switches and its beneficial to the spurious-free dynamic range (SFDR) improvement of DAC. When implemented in a 0.18- $\mu \text{m}$ CMOS process, the 12-bit DAC occupies an active area of 536 $\mu \text{m}\,\,\times \,\,340\,\,\mu \text{m}$ , with the proposed decoders occupying only 28 $\mu \text{m}\,\,\times \,\,75\,\,\mu \text{m}$. The DAC dissipates 17.20 mW at 500 MS/s with a 1.8-V analog supply and a 1.2-V digital supply. The differential and integral nonlinearities are measured to be 0.28 and 1.16 LSB, respectively. The DAC also features SFDRs of 68.83 and 62.06 dB for input signals of 6.34 and 239.74 MHz, respectively. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
10638210
Volume :
30
Issue :
10
Database :
Complementary Index
Journal :
IEEE Transactions on Very Large Scale Integration (VLSI) Systems
Publication Type :
Academic Journal
Accession number :
160688013
Full Text :
https://doi.org/10.1109/TVLSI.2022.3200946