Back to Search
Start Over
High-k Dielectric Double Gate Junctionless (DG-JL) MOSFET for Ultra Low Power Applications- Analytical Model.
- Source :
- SILICON (1876990X); Aug2022, Vol. 14 Issue 13, p7725-7734, 10p
- Publication Year :
- 2022
-
Abstract
- This paper describes the impression of low-k/high-k dielectric on the performance of Double Gate Junction less (DG-JL) MOSFET. An analytical model of the threshold voltage of DG-JLFET has been presented. Poisson's equation is solved using the parabolic approximation to find out the threshold voltage. The effect of high-k on various performance parameters of N-type DG-JLFET is explored. The comparative analysis has been carried out between conventional gate oxide, multi oxide and high-k oxide in terms of Drain Induced Barrier Lowering (DIBL), threshold voltage, figure of merit (I<subscript>ON</subscript>/I<subscript>OFF</subscript>) and sub-threshold slope (SS). The high-k oxide has shown superlative performance as compared to others. The results are further analyzed for various device structures. The DG-JLFET with HfO<subscript>2</subscript> exhibits excellent attainment by mitigating the Short Channel Effects (SCEs). The significant reduction in off current makes the device suitable for ultra-low power applications. There is a 61.9 % and 34.29 % improvement in the figure of merit and sub-threshold slope in the proposed device as compared to other devices. The simulation of DG-JLFET is carried out using the Silvaco TCAD tool. [ABSTRACT FROM AUTHOR]
Details
- Language :
- English
- ISSN :
- 1876990X
- Volume :
- 14
- Issue :
- 13
- Database :
- Complementary Index
- Journal :
- SILICON (1876990X)
- Publication Type :
- Academic Journal
- Accession number :
- 159160371
- Full Text :
- https://doi.org/10.1007/s12633-021-01525-2