Back to Search Start Over

A 2.5–32 Gb/s Gen 5-PCIe Receiver With Multi-Rate CDR Engine and Hybrid DFE.

Authors :
Choi, Moon-Chul
Lee, Sanghee
Roh, Seungha
Lee, Kwangho
Oh, Jonghyun
Kim, Sungwoo
Kim, Kwandong
Choi, Woo-Seok
Kim, Jaeha
Jeong, Deog-Kyoon
Source :
IEEE Transactions on Circuits & Systems. Part II: Express Briefs; Jun2022, Vol. 69 Issue 6, p2677-2681, 5p
Publication Year :
2022

Abstract

This brief presents a 2.5 – 32 Gb/s Gen 5-PCIe receiver with a multi-rate clock and data recovery (CDR) engine and a hybrid decision feedback equalizer (DFE). The receiver for the PCIe requires wide-range operation and compensation for high insertion loss. The proposed multi-rate CDR engine enables the receiver to operate with multi-rate clocking schemes according to the data rates, which does not need any additional high-speed analog circuits normally used for wide-range operation. In addition, the hybrid DFE architecture not only meets the DFE feedback timing constraint and but also reduces the equalization power. By using clock gating, the receiver can save power when operating at lower generations such as Gen 1, 2, 3, and 4. The prototype chip is fabricated in a 40-nm CMOS technology and occupies an active area of 0.14 mm2. The receiver achieves BER less than 10−12 with various PCIe channels, satisfying PCIe jitter tolerance masks. It consumes 62.7 mW at 32 Gb/s, compensating for 27.5-dB inserting loss, and the figure of merit (energy efficiency per channel loss at Nyquist frequency) of 0.07 pJ/b/dB is achieved. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
15497747
Volume :
69
Issue :
6
Database :
Complementary Index
Journal :
IEEE Transactions on Circuits & Systems. Part II: Express Briefs
Publication Type :
Academic Journal
Accession number :
157228623
Full Text :
https://doi.org/10.1109/TCSII.2022.3153396