Back to Search Start Over

A 90-dB-SNDR Calibration-Free Fully Passive Noise-Shaping SAR ADC With 4× Passive Gain and Second-Order DAC Mismatch Error Shaping.

Authors :
Liu, Jiaxin
Wang, Xing
Gao, Zijie
Zhan, Mingtao
Tang, Xiyuan
Hsu, Chen-Kai
Sun, Nan
Source :
IEEE Journal of Solid-State Circuits; Nov2021, Vol. 56 Issue 11, p3412-3423, 12p
Publication Year :
2021

Abstract

Noise-shaping (NS) successive approximation register (SAR) analog-to-digital converters (ADCs) using passive loop filters have drawn the increasing attentions owing to their simplicity, low power, zero static current, and PVT robustness. However, prior works show the limited resolution because of two main challenges: the thermal noise and the digital-to-analog converter (DAC) mismatch. This article presents a high-resolution full passive NS SAR ADC. It uses an efficient NS filter architecture that realizes a 4 $\times $ passive gain and the passive summation, significantly reducing the total thermal noise. It also realizes the second-order DAC mismatch error shaping (MES) that is tone-free. A digital prediction is proposed to solve the signal-range loss issue caused by the MES, recovering the ADC input signal range to the full swing. A prototype NS SAR ADC is implemented in 40-nm CMOS process. It measures 90.5-dB signal-to-noise-and-distortion ratio (SNDR) and 94.3-dB dynamic range (DR) over 40-kHz bandwidth without any calibration. It consumes 67.4 $\mu \text{W}$ power from a 1.1-V supply and occupies 0.061 mm2 area. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00189200
Volume :
56
Issue :
11
Database :
Complementary Index
Journal :
IEEE Journal of Solid-State Circuits
Publication Type :
Academic Journal
Accession number :
153730509
Full Text :
https://doi.org/10.1109/JSSC.2021.3087661