Back to Search Start Over

Area-Time Efficient Hardware Architecture for Signature Based on Ed448.

Authors :
Bisheh-Niasar, Mojtaba
Azarderakhsh, Reza
Kermani, Mehran Mozaffari
Source :
IEEE Transactions on Circuits & Systems. Part II: Express Briefs; Aug2021, Vol. 68 Issue 8, p2942-2946, 5p
Publication Year :
2021

Abstract

In this brief, we proposed a highly-optimized FPGA-based implementation of the Ed448 digital signature algorithm. Despite significant progress in elliptic curve cryptography (ECC) implementations, Ed448 hardware architecture, to the best of our knowledge, has not been investigated in the literature. In this work, we demonstrate a high throughput while maintaining low resource architecture for Ed448 by employing a new combined algorithm for refined Karatsuba-based multiplier with precise scheduling. Furthermore, a compact distributed memory unit is developed to increase speed while keeping the area low. Our variable-base-point Ed448 architecture performs 327 signatures and 189 verifications per second at a notably higher security level of 224 bits, using not more than 6,617 Slices and 16 DSPs on a Xilinx Artix-7 FPGA. We also proposed possible countermeasures and extensions to Ed448 to counter the physical attacks. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
15497747
Volume :
68
Issue :
8
Database :
Complementary Index
Journal :
IEEE Transactions on Circuits & Systems. Part II: Express Briefs
Publication Type :
Academic Journal
Accession number :
153094893
Full Text :
https://doi.org/10.1109/TCSII.2021.3068136