Back to Search Start Over

A 100-GS/s Four-to-One Analog Time Interleaver in 55-nm SiGe BiCMOS.

Authors :
Ramon, Hannes
Verplaetse, Michiel
Vanhoecke, Michael
Li, Haolin
Bauwelinck, Johan
Ossieur, Peter
Yin, Xin
Torfs, Guy
Source :
IEEE Journal of Solid-State Circuits; Aug2021, Vol. 56 Issue 8, p2539-2549, 11p
Publication Year :
2021

Abstract

We demonstrate a four-to-one 100-GS/s time interleaver realized in a 55-nm BiCMOS technology. The interleaver comprises two stages of two-to-one sub-interleavers. Each sub-interleaver is implemented using a return-to-zero generation and summing architecture. This sub-interleaver architecture ensures lower clock feedthrough and contains an inherent feed-forward equalizer. Effective number of bits (ENOB) measurements have been performed revealing the interleaver’s ENOB of 4.9 at 3 GHz. In addition, the transfer function is measured to show the capabilities of the inherent feed-forward equalizer of the sub-interleavers. The measured analog output bandwidth of the four-to-one interleaver is 73 GHz. Finally, a 100-GBd PAM-4 (200 Gb/s) signal is generated by interleaving four 25-GBd PAM-4 streams while consuming 700 mW. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00189200
Volume :
56
Issue :
8
Database :
Complementary Index
Journal :
IEEE Journal of Solid-State Circuits
Publication Type :
Academic Journal
Accession number :
153094723
Full Text :
https://doi.org/10.1109/JSSC.2021.3057575