Back to Search
Start Over
A Radiation-Hardened CMOS Full-Adder Based on Layout Selective Transistor Duplication.
- Source :
- IEEE Transactions on Very Large Scale Integration (VLSI) Systems; Aug2021, Vol. 29 Issue 8, p1596-1600, 5p
- Publication Year :
- 2021
-
Abstract
- Single event transients (SETs) have become increasingly problematic for modern CMOS circuits due to the continuous scaling of feature sizes and higher operating frequencies. Especially when involving safety-critical or radiation-exposed applications, the circuits must be designed using hardening techniques. In this brief, we present a new radiation-hardened-by-design full-adder cell on 45-nm technology. The proposed design is hardened against transient errors by selective duplication of sensitive transistors based on a comprehensive radiation-sensitivity analysis. Experimental results show a 62% reduction in the SET sensitivity of the proposed design with respect to the unhardened one. Moreover, the proposed hardening technique leads to improvement in performance and power overhead and zero area overhead with respect to the state-of-the-art techniques applied to the unhardened full-adder cell. [ABSTRACT FROM AUTHOR]
Details
- Language :
- English
- ISSN :
- 10638210
- Volume :
- 29
- Issue :
- 8
- Database :
- Complementary Index
- Journal :
- IEEE Transactions on Very Large Scale Integration (VLSI) Systems
- Publication Type :
- Academic Journal
- Accession number :
- 153094388
- Full Text :
- https://doi.org/10.1109/TVLSI.2021.3086897