Back to Search Start Over

Asynchronous time-based imager with DVS sharing.

Authors :
de Oliveira, Victor Raposo Ravaglia
Lopes, Tiago Monnerat de Faria
de Oliveira, Fernanda Duarte Vilela Reis
Gomes, José Gabriel Rodriguez Carneiro
Santos, Genildo Nonato
Source :
Analog Integrated Circuits & Signal Processing; Sep2021, Vol. 108 Issue 3, p539-554, 16p
Publication Year :
2021

Abstract

In the asynchronous time-based image sensor (ATIS) pixel, capture is performed only when a significant luminance change is detected, thus avoiding redundant transmission of data. Furthermore, luminance capture is performed by generating events when the photodiode voltage crosses two thresholds, at the pixel level, which contributes to a high dynamic range in image capture. The ATIS disadvantages are large pixel area and low fill factor. In order to reduce the pixel area, we propose the design of an ATIS in which the dynamic vision sensor (DVS) module is shared by a block of capture modules. A pixel with a 2 × 2 sharing block has roughly 29% fewer components than a pixel with one DVS module per capture module. A Verilog-A model of the proposed circuit is presented and compared to the electrical (device-level) model. Due to the mixed-signal nature of the circuit, the Verilog-A is an important tool for increasing simulation speed. We show that the Verilog-A model simulation of a 4 × 4 matrix is 70% faster than the electrical device-level simulation, while yielding similar reconstruction results. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
09251030
Volume :
108
Issue :
3
Database :
Complementary Index
Journal :
Analog Integrated Circuits & Signal Processing
Publication Type :
Academic Journal
Accession number :
151918240
Full Text :
https://doi.org/10.1007/s10470-021-01893-0