Back to Search
Start Over
Design of phase frequency detector with improved output characteristics operating in the range of 1.25 MHz–3.8 GHz.
- Source :
- Analog Integrated Circuits & Signal Processing; Apr2021, Vol. 107 Issue 1, p101-108, 8p
- Publication Year :
- 2021
-
Abstract
- In this paper, a CMOS based precharged phase frequency detector (PPFD) with improved output characteristic for phase locked loop (PLL) has been proposed and analyzed. The proposed PFD minimizes the reset time to improve the output characteristics and works upto the frequency of 1.25 MHz–3.8 GHz. In addition, it has an advantage of precharged PFD which has low power consumption capability i.e., 285.77 μ w. The design is based on standard 0.18 μ m CMOS process technology with the supply voltage of 1.8 V and achieves phase noise of - 135.45 dBc/Hz at 1 MHz offset. Further, the proposed design has minimized the Blind zone to 63 ps and has completely eliminated the dead zone in the phase characteristics. This is required for low noise phase locked loop (PLL) application. [ABSTRACT FROM AUTHOR]
Details
- Language :
- English
- ISSN :
- 09251030
- Volume :
- 107
- Issue :
- 1
- Database :
- Complementary Index
- Journal :
- Analog Integrated Circuits & Signal Processing
- Publication Type :
- Academic Journal
- Accession number :
- 149472309
- Full Text :
- https://doi.org/10.1007/s10470-020-01779-7