Back to Search Start Over

Efficient Design Strategy for Optimizing the Settling Time in Three-Stage Amplifiers Including Small- and Large-Signal Behavior.

Authors :
Giustolisi, Gianluca
Palumbo, Gaetano
Yeh, Chien-Hung
Source :
Electronics (2079-9292); Mar2021, Vol. 10 Issue 5, p612-612, 1p
Publication Year :
2021

Abstract

An analytical criterion for the optimization of the small-signal settling time in three-stage amplifiers is carried out. The criterion is based on making equal the two exponential decays of the step response. Including slew-rate effects, a useful design strategy for the design of three-stage operational transconductance amplifier is provided. Extensive time-domain simulations on a transistor-level design in a 65-nm CMOS process confirm the validity of the proposed approach. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
20799292
Volume :
10
Issue :
5
Database :
Complementary Index
Journal :
Electronics (2079-9292)
Publication Type :
Academic Journal
Accession number :
149272228
Full Text :
https://doi.org/10.3390/electronics10050612