Back to Search
Start Over
A 12-mW 10-GHz FMCW PLL Based on an Integrating DAC With 28-kHz RMS-Frequency-Error for 23-MHz/μs Slope and 1.2-GHz Chirp-Bandwidth.
- Source :
- IEEE Journal of Solid-State Circuits; Dec2020, Vol. 55 Issue 12, p3294-3307, 14p
- Publication Year :
- 2020
-
Abstract
- A 10-GHz sub-sampling phase-locked loop (PLL) (SSPLL) with wideband low-noise frequency modulation for frequency-modulated continuous-wave (FMCW) radar applications is presented. It uses a low-power charge-integrating digital-to-analog converter (QDAC) to tune the voltage-controlled oscillator (VCO) in a two-point modulation architecture. A full background calibration engine corrects for the nonlinearities in the QDAC modulation path. Implemented in a 28-nm CMOS process, the SSPLL consumes 11.7 mW (of which less-than 0.5 mW from the QDAC) to generate a 23.6-MHz/ $\mu \text{s}$ sawtooth chirp-slope with 28-kHz rms-frequency-error for 1.21-GHz chirp-bandwidth. [ABSTRACT FROM AUTHOR]
Details
- Language :
- English
- ISSN :
- 00189200
- Volume :
- 55
- Issue :
- 12
- Database :
- Complementary Index
- Journal :
- IEEE Journal of Solid-State Circuits
- Publication Type :
- Academic Journal
- Accession number :
- 147291108
- Full Text :
- https://doi.org/10.1109/JSSC.2020.3021311