Back to Search Start Over

The Hardware and Algorithm Co-Design for Energy-Efficient DNN Processor on Edge/Mobile Devices.

Authors :
Lee, Jinsu
Kang, Sanghoon
Lee, Jinmook
Shin, Dongjoo
Han, Donghyeon
Yoo, Hoi-Jun
Source :
IEEE Transactions on Circuits & Systems. Part I: Regular Papers; Oct2020, Vol. 67 Issue 10, p3458-3470, 13p
Publication Year :
2020

Abstract

Deep neural network (DNN) has been widely studied due to its high performance and usability for various applications such as image classification, detection, segmentation, translation, and action recognition. Thanks to the universal applications and high performance of DNN algorithm, DNN is adopted for various AI platforms, including edge/mobile devices as well as cloud servers. However, high-performance DNN requires a large amount of computation and memory access, making it challenging to implement DNN operation on edge/mobile. There have been several ways to solve these problems, including algorithms as well as hardware for DNN. Algorithms that help accelerate DNN in hardware enable much more efficient operation of high-performance AI. This article aims to provide an overview of the recent hardware and algorithm co-design schemes enabling efficient processing of DNNs. Specifically, it will provide algorithm optimization methods for DNN structure, neurons, synapses, and data types. This paper also introduces optimization methods for hardware architectures, PE array, data-path control, and microarchitecture of PE. And we will also show examples of DNN algorithm and hardware co-designed ASICs. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
15498328
Volume :
67
Issue :
10
Database :
Complementary Index
Journal :
IEEE Transactions on Circuits & Systems. Part I: Regular Papers
Publication Type :
Periodical
Accession number :
146222067
Full Text :
https://doi.org/10.1109/TCSI.2020.3021397