Back to Search Start Over

A Cascaded Nine-Level Inverter Topology With T-Type and H-Bridge With Increased DC-Bus Utilization.

Authors :
Pal, Souradeep
Majumder, Mriganka Ghosh
R, Rakesh
Gopakumar, K.
Umanand, Loganathan
Zielinski, Dariusz
Beig, Abdul R.
Source :
IEEE Transactions on Power Electronics; Jan2021, Vol. 36 Issue 1, p285-294, 10p
Publication Year :
2021

Abstract

This article introduces a hybrid nine-level inverter topology with extended dc-bus utilization for operation at over modulation range without the presence of lower order harmonics (predominantly fifth and seventh) when compared to conventional two-level and multilevel inverter with hexagonal voltage space vector structure. The proposed inverter is a cascade of a five-level T-type unit and an H-bridge (HB) unit. An increase in the dc-bus utilization is possible by increasing the pole voltage levels to ± (V<subscript>dc</subscript>/2 + V<subscript>dc</subscript>/8) using the HB capacitor voltage and also the capacitor voltages are balanced by adding a offset to sine reference. The aforementioned pulsewidth modulation strategy allows us to increase the peak phase fundamental voltage from 0.577V<subscript>dc</subscript> to 0.625V<subscript>dc</subscript> in case of unity power factor (p.f) load and to 0.637V<subscript>dc</subscript> for 0.82 p.f load with the proposed nine-level inverter. The limiting factor on increasing the dc bus utilization such as p.f, HB capacitor balancing are analysed broadly in this article. The proposed inverter scheme and its claim of increasing the peak phase fundamental voltage is experimentally validated in a laboratory prototype. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
08858993
Volume :
36
Issue :
1
Database :
Complementary Index
Journal :
IEEE Transactions on Power Electronics
Publication Type :
Academic Journal
Accession number :
145693444
Full Text :
https://doi.org/10.1109/TPEL.2020.3002918