Back to Search Start Over

Abnormal hysteresis formation in hump region after positive gate bias stress in low-temperature poly-silicon thin film transistors.

Authors :
Tu, Hong-Yi
Chang, Ting-Chang
Tsao, Yu-Ching
Tai, Mao-Chou
Tsai, Yu-Lin
Huang, Shin-Ping
Zheng, Yu-Zhe
Wang, Yu-Xuan
Lin, Chih-Chih
Kuo, Chuan-Wei
Tsai, Tsung-Ming
Wu, Chia-Chuan
Chien, Ya-Ting
Huang, Hui-Chun
Source :
Journal of Physics D: Applied Physics; 9/30/2020, Vol. 53 Issue 40, p1-6, 6p
Publication Year :
2020

Abstract

Degradation in low-temperature polycrystalline-silicon thin-film transistors after electrical stress was thoroughly investigated in this work. Main channel degradation, abnormal hump generation and hysteresis appearing in the hump region can be observed after positive bias stress. Furthermore, the difference in subthreshold swing (SS) values between forward/reverse sweep is observed. The electron trapping into the gate insulator (GI) dominates the main degradation and the hump generation. Additionally, the difference in SS values which appears in the hump region is attributed to the interface traps and the hysteresis is caused by electron trapping/detrapping into GI. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00223727
Volume :
53
Issue :
40
Database :
Complementary Index
Journal :
Journal of Physics D: Applied Physics
Publication Type :
Academic Journal
Accession number :
145237807
Full Text :
https://doi.org/10.1088/1361-6463/ab9918