Back to Search Start Over

Assertions for Protecting Mixed-Signal Latency Contracts in Power Management.

Authors :
Mandal, Sudipa
Dasgupta, Pallab
Hazra, Aritra
Mohan, Chunduri Rama
Source :
IEEE Transactions on Very Large Scale Integration (VLSI) Systems; Aug2020, Vol. 28 Issue 8, p1745-1756, 12p
Publication Year :
2020

Abstract

Mixed-signal components, such as low dropouts (LDOs) and phase locked loops (PLLs), are widely used inside the on-chip power management fabric of low power integrated system-on-chip (SoC) designs. The digital brain of the power management logic that is responsible for regulating the power delivery to different power domains in the chip has to consider the real time latencies of the analog components, which otherwise leads to functional errors in the domains being driven. The latencies may be viewed as contracts between the digital and the analog. This article presents an approach for generating assertions for protecting such mixed-signal latency contracts and using them to rule out timing bugs in the power management logic. Our tool flow enables the verification of the power management fabric, combining a novel mixed-signal assertion checking method in a simulation setting, and a full formal verification method for the digital brain of the power management logic. To the best of our knowledge, this is the first framework where assertions are used for binding analog latency contracts on the digital logic of power management. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
10638210
Volume :
28
Issue :
8
Database :
Complementary Index
Journal :
IEEE Transactions on Very Large Scale Integration (VLSI) Systems
Publication Type :
Academic Journal
Accession number :
144890653
Full Text :
https://doi.org/10.1109/TVLSI.2020.3002481