Back to Search Start Over

Optimised memory allocation for less false abortion and better performance in hardware transactional memory.

Authors :
Li, Xiuhong
Gulila, Altenbek
Source :
International Journal of Parallel, Emergent & Distributed Systems; Aug2020, Vol. 35 Issue 4, p483-491, 9p
Publication Year :
2020

Abstract

This paper introduces and tackles a special performance hazard in Hardware Transactional Memory (HTM): false abortion. False abortion causes many unnecessary transaction abortions in HTM and can greatly impact the performance, making HTM not that useful when it is adopted as a fast path for Software Transactional Memory. By introducing a new memory allocator design, we are able to put objects that are likely to be accessed together from different threads into different cache lines and thus avoid conflicts of hardware transactions in different threads. Experiments show that our method can reduce 47% of transaction abortion and achieve a speedup of up to 1.67× (averagely 22%), yet only consume 14% more memory, showing great potential to enhance current HTM technology. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
17445760
Volume :
35
Issue :
4
Database :
Complementary Index
Journal :
International Journal of Parallel, Emergent & Distributed Systems
Publication Type :
Academic Journal
Accession number :
144422244
Full Text :
https://doi.org/10.1080/17445760.2019.1605605