Back to Search Start Over

Understanding Metastability in SAR ADCs: Part II: Asynchronous.

Authors :
Yu, Andrew
Burkman, Daniel
Zheng, Kevin
Murmann, Boris
Source :
IEEE Solid-State Circuits Magazine; Summer 2019, Vol. 11 Issue 3, p16-32, 17p
Publication Year :
2019

Abstract

This article is the second part of our tutorial on metastability in successive approximation register (SAR) analog-to-digital converters (ADCs). Having covered the synchronous topology in Part I in the Spring 2019 issue of IEEE Solid-State Circuits Magazine, we now investigate its asynchronous (or self-timed) counterpart. Even though the idea of successive approximation is rather old, it was not until 2006 that the benefits of asynchronous timing were unleashed through a seminal contribution by Chen et al. [1]. Since then, the asynchronous variant has emerged as a very popular option to achieve higher speeds and tame metastability issues more gracefully. The latter aspect is the focus of this article. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
19430582
Volume :
11
Issue :
3
Database :
Complementary Index
Journal :
IEEE Solid-State Circuits Magazine
Publication Type :
Periodical
Accession number :
138276351
Full Text :
https://doi.org/10.1109/MSSC.2019.2922890