Back to Search
Start Over
Design and Characterization of SEU Hardened Circuits for SRAM-Based FPGA.
- Source :
- IEEE Transactions on Very Large Scale Integration (VLSI) Systems; Jun2019, Vol. 27 Issue 6, p1276-1283, 8p
- Publication Year :
- 2019
-
Abstract
- The mitigation of single-event upset (SEU) in SRAM-based field-programmable gate array (FPGA) is increasingly important as utilization and demand for SRAM-based FPGA dramatically increased in radiation environments such as space. As D flip-flop (DFF) and memory [including block random-access memory (BRAM) and configuration random-access memory (CRAM)] are constituted as the key elements in an FPGA, it is fundamentally necessary to develop radiation hardening techniques targeted for enhanced reliability of DFF and memory. A novel SEU hardened memory design for FPGA is proposed with capabilities of multibit upset protection. We further developed two prototype FPGA chips, one with SEU and the other without SEU hardening for comparison. The FPGA chips are fabricated in a standard 0.13- $\mu \text{m}$ CMOS process and have a volume of three million equivalent logic gates. In terms of SEU cross section, CRAM in the hardened FPGA design is about four orders of magnitude lower than in the unhardened FPGA design, while BRAM demonstrates a reduction by three orders of magnitude. On the conditions of linear energy transfer being up to 14 MeV $\cdot$ cm2/mg, no SEU errors were observed from DFF in the hardened FPGA design. [ABSTRACT FROM AUTHOR]
Details
- Language :
- English
- ISSN :
- 10638210
- Volume :
- 27
- Issue :
- 6
- Database :
- Complementary Index
- Journal :
- IEEE Transactions on Very Large Scale Integration (VLSI) Systems
- Publication Type :
- Academic Journal
- Accession number :
- 136695625
- Full Text :
- https://doi.org/10.1109/TVLSI.2019.2892838