Back to Search Start Over

Vertically Stacked Strained 3-GeSn-Nanosheet pGAAFETs on Si Using GeSn/Ge CVD Epitaxial Growth and the Optimum Selective Channel Release Process.

Authors :
Huang, Yu-Shiang
Lu, Fang-Liang
Tsou, Ya-Jui
Ye, Hung-Yu
Lin, Shih-Ya
Huang, Wen-Hung
Liu, C. W.
Source :
IEEE Electron Device Letters; Sep2018, Vol. 39 Issue 9, p1274-1277, 4p
Publication Year :
2018

Abstract

Fully compressively strained GeSn quantum-well channels sandwiched by Ge sacrificial layers on 200-mm silicon-on-insulator (SOI) wafers are grown using chemical vapor deposition. The transmission electron microscopy images indicate that dislocations are confined near the relaxed Ge buffer/SOI interface, resulting in low defect densities in the stacked GeSn channels. The top Ge cap is essential to ensure that the top GeSn channel matches the other two channels during the Ge etching. Channel release is obtained by etching of the Ge sacrificial layers with optimum ultrasonic-assisted H2O2. The low thermal budget gate-stack (400 °C) and S/D parasitic resistance reduction are achieved. The first stacked 3-Ge0.93Sn0.07-channel p-gate-all-around FET with ${L} _{\text {CH}}= 60$ nm has a record high ${I}_{ \mathrm{\scriptscriptstyle ON}}=1975~\mu \text{A}/\mu \text{m}$ (per channel width) at ${V}_{\text {OV}}={V}_{\text {DS}}=-1$ V, among all GeSn pFETs. The junctionless device structure is used to simplify the process. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
07413106
Volume :
39
Issue :
9
Database :
Complementary Index
Journal :
IEEE Electron Device Letters
Publication Type :
Academic Journal
Accession number :
131487504
Full Text :
https://doi.org/10.1109/LED.2018.2852775