Back to Search
Start Over
Vertical Arbitration-Free 3-D NoCs.
- Source :
- IEEE Transactions on Computer-Aided Design of Integrated Circuits & Systems; Sep2018, Vol. 37 Issue 9, p1853-1866, 14p
- Publication Year :
- 2018
-
Abstract
- The vertical interlayer communication channel plays a critical role in defining the performance of a 3-D network-on-chip (NoC). In this paper, an arbitration-free design for the shared vertical channels is proposed. The proposed vertical arbitration-free 3-D NoC is compared with other 3-D NoC architectures using traditional synthetic traffic patterns and Rentian traffic emulating applications for chip multiprocessors. The results of the analysis show comparable performance in throughput, energy, and latency compared to a symmetric 3-D NoC with savings up to $\approx { 20\%}$ in area. The proposed NoC is superior in performance to a 3-D NoC utilizing vertical arbitration with a similar area footprint. [ABSTRACT FROM AUTHOR]
Details
- Language :
- English
- ISSN :
- 02780070
- Volume :
- 37
- Issue :
- 9
- Database :
- Complementary Index
- Journal :
- IEEE Transactions on Computer-Aided Design of Integrated Circuits & Systems
- Publication Type :
- Academic Journal
- Accession number :
- 131346520
- Full Text :
- https://doi.org/10.1109/TCAD.2017.2768415