Back to Search Start Over

Hierarchical and Parallel Pipelined Heterogeneous SoC for Embedded Vision Processing.

Authors :
Zhang, Bin
Zhao, Chen
Mei, Kuizhi
Zhao, Jizhong
Zheng, Nanning
Source :
IEEE Transactions on Circuits & Systems for Video Technology; Jun2018, Vol. 28 Issue 6, p1434-1444, 11p
Publication Year :
2018

Abstract

Object recognition is widely used in vision computing for various applications. Traditional CPU and application specific integrated circuit for vision computing cannot provide high performance and enough flexibility, which limit the use of vision systems. In this paper, a hierarchical and parallel pipelined heterogeneous chip for object recognition is proposed to achieve high flexibility, high performance, and area efficiency. In addition, a reformulation of 3D position estimation is proposed. The method uses single precision to achieve the short computing time and accuracy requirement. The hardware resource is small. Application-specific components, such as connected component information extractor and information extraction accelerator, are designed for high performance. Reconfiguration processors and application-specific instruction set processor are introduced to improve flexibility. These components are connected to hierarchical parallel buses. The chip is fabricated in 180-nm CMOS technology and occupies 72.25 mm2 with 1.09M bits on-chip memory. It delivers 204 GOPS + 665M FLOPS operations. The results show that this hierarchical and parallel pipelined heterogeneous chip is suitable for embedded vision systems. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
10518215
Volume :
28
Issue :
6
Database :
Complementary Index
Journal :
IEEE Transactions on Circuits & Systems for Video Technology
Publication Type :
Academic Journal
Accession number :
130017959
Full Text :
https://doi.org/10.1109/TCSVT.2017.2665489