Back to Search Start Over

Strain, stress, and mechanical relaxation in fin-patterned Si/SiGe multilayers for sub-7 nm nanosheet gate-all-around device technology.

Authors :
Reboh, S.
Coquand, R.
Barraud, S.
Loubet, N.
Bernier, N.
Audoit, G.
Rouviere, J.-L.
Augendre, E.
Li, J.
Gaudiello, J.
Gambacorti, N.
Yamashita, T.
Faynot, O.
Source :
Applied Physics Letters; 1/29/2018, Vol. 112 Issue 5, p1-1, 1p, 2 Color Photographs, 3 Graphs
Publication Year :
2018

Abstract

Pre-strained fin-patterned Si/SiGe multilayer structures for sub-7 nm stacked gate-all-around Si-technology transistors that have been grown onto bulk-Si, virtually relaxed SiGe, strained Silicon-On-Insulator, and compressive SiGe-On-Insulator were investigated. From strain maps with a nanometer spatial resolution obtained by transmission electron microscopy, we developed 3D quantitative numerical models describing the mechanics of the structures. While elastic interactions describe every other system reported here, the patterning on the compressive SiGe-On-Insulator substrate that is fabricated by Ge-condensation results in relaxation along the semiconductor/insulator interface, revealing a latent plasticity mechanism. As a consequence, Si layers with a uniaxial stress of 1.4 GPa are obtained, bringing fresh perspectives for strain engineering in advanced devices. These findings could be extended to other semiconductor technologies. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00036951
Volume :
112
Issue :
5
Database :
Complementary Index
Journal :
Applied Physics Letters
Publication Type :
Academic Journal
Accession number :
127781648
Full Text :
https://doi.org/10.1063/1.5010997