Back to Search Start Over

A 19 nV/ \surd Hz Noise 2- \mu \textV Offset 75- \mu \textA Capacitive-Gain Amplifier With Switched-Capacitor ADC Driving Capability.

Authors :
Wang, Hanqing
Mora-Puchalt, Gerard
Lyden, Colin
Maurino, Roberto
Birk, Christian
Source :
IEEE Journal of Solid-State Circuits; Dec2017, Vol. 52 Issue 12, p3194-3203, 10p
Publication Year :
2017

Abstract

This paper describes a capacitive-gain amplifier (CGA) with common-mode (CM) sampling (CMS) and switched-capacitor driving capability. The CMS CGA defines the amplifier CM voltage in a single auto-zero phase that significantly reduces the CM settling time. A pre-charge technique and dynamic filtering are used to allow the CGA to drive a switched-cap analog-to-digital converter (ADC) directly that relaxes the speed requirement on CGA and reduces folded noise aliases due to ADC sampling. As a result, it achieves 19-nV/ \surd Hz noise density while dissipating 75 \mu \text{A} . The 5 ppm/full-scale-range integral nonlinearity is achieved with programmable gain range from 1 to 128 with 2.7 to 3.6 V supply. It has 2 \mu \text{V}$ typical offset and 0.81 ppm/°C max gain error drift. The CGA was implemented in a 0.18- \mu \text{m} CMOS 1.8/3.3 V ultra low leakage technology and occupies only 0.53 mm2 die area. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00189200
Volume :
52
Issue :
12
Database :
Complementary Index
Journal :
IEEE Journal of Solid-State Circuits
Publication Type :
Academic Journal
Accession number :
126469625
Full Text :
https://doi.org/10.1109/JSSC.2017.2732728