Back to Search Start Over

Low-power, high-speed 1-bit inexact Full Adder cell designs applicable to low-energy image processing.

Authors :
Zareei, Zahra
Navi, Keivan
Keshavarziyan, Peiman
Source :
International Journal of Electronics; Mar2018, Vol. 105 Issue 3, p375-384, 10p
Publication Year :
2018

Abstract

In this paper, three novel low-power and high-speed 1-bit inexact Full Adder cell designs are presented based on current mode logic in 32 nm carbon nanotube field effect transistor technology for the first time. The circuit-level figures of merits, i.e. power, delay and power-delay product as well as application-level metric such as error distance, are considered to assess the efficiency of the proposed cells over their counterparts. The effect of voltage scaling and temperature variation on the proposed cells is studied using HSPICE tool. Moreover, using MATLAB tool, the peak signal to noise ratio of the proposed cells is evaluated in an image-processing application referred to as motion detector. Simulation results confirm the efficiency of the proposed cells. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00207217
Volume :
105
Issue :
3
Database :
Complementary Index
Journal :
International Journal of Electronics
Publication Type :
Academic Journal
Accession number :
126374625
Full Text :
https://doi.org/10.1080/00207217.2017.1357207