Back to Search Start Over

A Digitally Dynamic Power Supply Technique for 16-Channel 12 V-Tolerant Stimulator Realized in a 0.18- ?m 1.8-V/3.3-V Low-Voltage CMOS Process.

Authors :
Luo, Zhicong
Ker, Ming-Dou
Yang, Tzu-Yi
Cheng, Wan-Hsueh
Source :
IEEE Transactions on Biomedical Circuits & Systems; Oct2017, Vol. 11 Issue 5, p1087-1096, 10p
Publication Year :
2017

Abstract

A new digitally dynamic power supply technique for 16-channel 12-V-tolerant stimulator is proposed and realized in a 0.18-μm 1.8-V/3.3-V CMOS process. The proposed stimulator uses four stacked transistors as the pull-down switch and pull-up switch to withstand 4 times the nominal supply voltage (4 × V DD). With the dc input voltage of 3.3 V, the regulated three-stage charge pump, which is capable of providing 11.3-V voltage at 3-mA loading current, achieves dc conversion efficiency of up to 69% with 400-pF integrated capacitance. Power consumption is reduced by implementing the regulated charge pump to provide a dynamic dc output voltage with a 0.5-V step. The proposed digitally dynamic power supply technique, which is implemented by using a p-type metal oxide semiconductor (PMOS) inverter with pull-down current source and digital controller, greatly improves the power efficiency of a system. The silicon area of the stimulator is approximately 3.5 mm2 for a 16-channel implementation. The functionalities of the proposed stimulator have been successfully verified through animal test. [ABSTRACT FROM PUBLISHER]

Details

Language :
English
ISSN :
19324545
Volume :
11
Issue :
5
Database :
Complementary Index
Journal :
IEEE Transactions on Biomedical Circuits & Systems
Publication Type :
Academic Journal
Accession number :
125422332
Full Text :
https://doi.org/10.1109/TBCAS.2017.2713122